Design of Low Power Dynamic Comparator using Reversible Logic


The Performance of circuits based in CMOS transistor logic is close to reaching its limit. A new efficient system or technology is needed to provide solutions to computing and integration issue. The proposed work addresses the above circumstance by implementing the reversible logic in dynamic comparator so that the number of transistors can be reduced. This logic can also be implemented in order to lower the power consumption and improve performance of circuit. The inputs and outputs of reversible logic gates can be uniquely retrievable from each other. The proposed reversible ripple carry adder is designed using L and M gates which requires only 18 transistors while the number of transistor implemented in CMOS implementation is 20. The critical path is made minimal so that the routing is reduced which makes the delays negligible. Reversible computing has its applications in computer security and transaction processing and also in those areas which require high energy efficiency, speed and performance.

by Mounica. E | Saranya. B | Shanmika. K | Balakumaran. D “Design of Low Power Dynamic Comparator using Reversible Logic”

Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-4 | Issue-5 , August 2020,

URL: https://www.ijtsrd.com/papers/ijtsrd32972.pdf

Paper Url :https://www.ijtsrd.com/engineering/electronics-and-communication-engineering/32972/design-of-low-power-dynamic-comparator-using-reversible-logic/mounica-e

callforpapercommerce, ugcapprovedjournalsincommerce, commercejournal


Design of Low Power Dynamic Comparator using Reversible Logic


2020 technology trends
2019-TOP-TECHNOLOGIES
2019 papers
2018-TOP-TECHNOLOGIES
2018 papers

IEEE PROJECTS 2020

IEEE PROJECTS
IEEE-PROJECTS-ON-CSE-2020
IEEE-PROJECTS-FOR-EEE-2020
IEEE-PROJECTS-FOR-ECE-2020
IEEE PROJECTS VLSI
EMBEDDED SYSTEM
IEEE PROJECTS ECE
IEEE PROJECTS CSE
ELECTRICAL ENGINEERING
IEEE PROJECTS EEE